Advance Information

MPC755CE/D Rev. 2, 6/2002

MPC755 RISC Microprocessor Chip Errata





This document details all known silicon errata for the MPC755 and MPC745. Table 1 provides a revision history for this chip errata document.

#### Table 1. Document Revision History

| Document Revision | Significant Changes          |
|-------------------|------------------------------|
| Revs. 0–1         | Earlier releases of document |
| Rev. 2            | Added Errors 6 and 7         |

Table 2 describes the devices to which the errata in this document apply and provides a cross-reference to match the revision code in the processor version register to the revision level marked on the part.

| MPC755<br>Revision | Part Marking | Processor Version<br>Register |  |  |
|--------------------|--------------|-------------------------------|--|--|
| 1.0                |              | 0008 3100                     |  |  |
| 1.1                |              | 0008 3101                     |  |  |
| 2.0                |              | 0008 3200                     |  |  |
| 2.7                | D            | 0008 3202                     |  |  |
| 2.8                | E            | 0008 3203                     |  |  |

Table 2. Revision Level to Part Marking Cross-Reference

Table 3 summarizes all known errata and lists the corresponding silicon revision level to which it applies. A 'Y' entry indicates the erratum applies to a particular revision level, while a '—' entry means it does not apply.

|  | Present in<br>Version: | 2.X | z                                                                                                  | z                                                                                                                                        | z                                                                                      | z                                                                 | z                                                                                                                                                     | <b>≻</b>                                                                                                                                | <b>≻</b>                                                                                                                                                                                                     |
|--|------------------------|-----|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  |                        | 1.1 | ~                                                                                                  | z                                                                                                                                        | ~                                                                                      | ≻                                                                 | ~                                                                                                                                                     | ~                                                                                                                                       | ~                                                                                                                                                                                                            |
|  |                        | 1.0 | ~                                                                                                  | ≻                                                                                                                                        | ≻                                                                                      | ≻                                                                 | z                                                                                                                                                     | ≻                                                                                                                                       | <b>≻</b>                                                                                                                                                                                                     |
|  | Work Around            |     | Use alternative reference.                                                                         | Do not connect the L2ZZ pin to the SRAM.                                                                                                 | None exists.                                                                           | Use the standard 4 IBAT and 4<br>DBAT registers only.             | PB2: Use L2CR clock stop bit for same low power.<br>PB3: None exists.                                                                                 | None                                                                                                                                    | <ol> <li>Use Private Memory mode<br/>to test L2 cache.</li> <li>OR</li> <li>Configure cache-inhibited<br/>space as write-through<br/>(WIMG=11xx) if transactions<br/>must propagate to system bus</li> </ol> |
|  | Impact                 |     | Cannot use this signal to set<br>voltage reference for SRAM<br>I/O<br>(if required).               | Cannot use this feature to put<br>the SRAMs into a ZZ power<br>saving mode.                                                              | Cannot run the processor at None exists. system bus speeds.                            | New feature.                                                      | PB2: Cannot use this feature<br>to put the SRAMs into a ZZ<br>power mode during sleep.<br>PB3: Cannot use as <u>ADS</u> pin<br>for this type of SRAM. | L2 address parity cannot be<br>used.                                                                                                    | Systems requiring the ability<br>to perform single-beat<br>cache-inhibited stores while<br>in L2 test mode may<br>experience memory<br>corruption or system hangs.                                           |
|  | Description            |     | The VOLTDET is connected to V <sub>DD</sub> rather than L2OV <sub>DD</sub> in the 360 BGA package. | The L2ZZ pin in PB2 mode is Cannot use this feature to put incorrectly made an active low signal. the SRAMs into a ZZ power saving mode. | In PLL bypass mode, incorrect data<br>may be sampled from the system bus<br>interface. | Hits in the added BAT registers may not disable TLB interactions. | The L2ZZ pin was tied low as a workaround for errata 2.                                                                                               | -2 address parity does not Incorrect parity may be generated work. work. causing a subsequent parity error when the cache line is read. | Single-beat, Single-beat, cache-inhibited stores cache-inhibited stores are discarded and do not propagate discarded in L2 test mode. to the system bus when L2 test support mode is enabled.                |
|  | Problem                |     | VOLTDET in 360 BGA<br>connected to V <sub>DD</sub>                                                 | L2ZZ pin incorrectly active<br>low                                                                                                       | System bus inoperable in<br>PLL bypass mode.                                           | Additional BAT registers<br>non-functional                        | L2ZZ pin always low                                                                                                                                   | L2 address parity does not<br>work.                                                                                                     | Single-beat,<br>cache-inhibited stores<br>discarded in L2 test mode.                                                                                                                                         |
|  | No.                    |     | ~                                                                                                  | 7                                                                                                                                        | 3                                                                                      | 4                                                                 | ъ                                                                                                                                                     | 9                                                                                                                                       | 2                                                                                                                                                                                                            |

Table 3. Summary of Silicon Errata and Applicable Revision

# Error No. 1: VOLTDET in 360 BGA package connected to V<sub>DD</sub>

#### **Overview:**

The VOLTDET signal is connected to  $V_{DD}$  rather than  $L2OV_{DD}$  in the 360 BGA package.

#### **Detailed Description:**

The VOLTDET signal of the MPC755 (360 BGA) is intended to indicate the voltage level present at the L2 cache interface as a reference for SRAM I/O. In affected devices, however, this signal is internally connected to  $V_{DD}$  rather than L2OV<sub>DD</sub>.

#### **Projected Impact:**

This signal cannot be used to set the voltage reference for SRAM I/O (if required).

#### Work Arounds:

An alternative reference may be used.

## **Projected Solution:**

# Error No. 2: L2ZZ pin incorrectly active low

#### **Overview:**

The L2ZZ pin in PB2 mode is incorrectly made an active low signal.

## **Detailed Description:**

The L2ZZ pin should be an active high output used to enable low-power mode for L2 memory devices supporting this feature. In affected devices, however, this signal is erroneously an active low output.

### **Projected Impact:**

Cannot use this feature to put the SRAMs into a power-saving mode.

#### Work Around:

Do not use low-power mode feature of SRAM.

## **Projected Solution:**

# Error No. 3: System bus inoperable in PLL bypass mode.

#### **Overview:**

In PLL bypass mode, the system bus may be inoperable.

## **Detailed Description:**

In PLL-bypass mode, incorrect data may be captured from 60x bus interface, causing processor hangs and data corruption.

### **Projected Impact:**

Cannot operate in PLL bypass mode.

#### Work Arounds:

None

#### **Projected Solution:**

# Error No. 4: Additional BAT registers non-functional

#### **Overview:**

Hits in the added BAT registers may not disable TLB interactions.

#### **Detailed Description:**

During address translation, BAT registers are checked first. If an effective address hits in a BAT, the TLB should be ignored. In affected devices, however, an effective address that hits in one of the additional BAT registers will still propagate to the TLB, causing incorrect device behavior.

#### **Projected Impact:**

Additional BAT registers cannot be used.

#### Work Arounds:

Use the standard 4 IBAT and 4 DBAT registers only.

## **Projected Solution:**

# Error No. 5: L2ZZ pin always low

#### **Overview:**

The L2ZZ pin is internally tied low.

## **Detailed Description:**

The L2ZZ pin should be an active high output used to enable low-power mode for L2 memory devices supporting this feature. In affected devices, however, this signal is erroneously tied low.

## **Projected Impact:**

PB2: Cannot use this feature to put the SRAMs into a low-power mode during sleep.

PB3: Cannot use as ADS pin for this type of SRAM.

#### Work Arounds:

None

## **Projected Solution:**

# Error No. 6: L2 address parity does not work

#### **Overview:**

L2 address parity generation does not work correctly.

## **Detailed Description:**

Incorrect parity may be generated when writing a cache line to the L2 cache. Because the correct algorithm is used when checking parity for a read, a parity error occurs when the cache line is subsequently read.

#### **Projected Impact:**

L2 address parity cannot be used.

#### Work Arounds:

None

#### **Projected Solution:**

Under review

# Error No. 7: Single-beat, cache-inhibited stores discarded in L2 test mode.

#### **Overview:**

Single-beat, cache-inhibited stores are discarded when L2CR[L2TS] is set.

#### **Detailed Description:**

Single-beat, cache-inhibited stores are discarded and do not propagate to the system bus when L2 test support mode is enabled.

#### **Projected Impact:**

Systems requiring the ability to perform single-beat cache-inhibited stores while in L2 test mode may experience memory corruption or system hangs.

#### Work Around:

1. Use Private Memory mode to test the L2 cache.

OR

2. Configure cache-inhibited space as write-through (WIMG=11xx) if transactions must propagate to system bus while in L2 test support mode. These settings are not defined in the architecture but are useful to overcome this erratum.

#### **Projected Solution:**

Under review

## THIS PAGE INTENTIONALLY LEFT BLANK

#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447

#### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **TECHNICAL INFORMATION CENTER:**

1-800-521-6274

#### HOME PAGE:

http://www.motorola.com/semiconductors

#### DOCUMENT COMMENTS:

FAX (512) 933-2625 Attn: RISC Applications Engineering Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002